# RTL8367RB-CG/RTL8363NB-VB-CG SWITCH 调试

# 一、硬件配置注意事项:

8367RB-CG/8363NB-VB-CG 默认可以通过 3 种方式去配制 switch

- 1: IIC HOST(gpio 模拟 SCK/SDA 读外部 E2PROM);
- 2: SPI Slave;
- 3:MIIM 管理接口(MDC/MDIO). 我们目前配合软件调试都采用第 3 种;

### 硬件接法:

### ● RTL8367RB-CG 硬件连接及 configuration strapping

**8367RB-CG** 所支持的总线模式只有 RGMII 是 RK 平台所支持的,MII 平台没有接口支持,硬件接法是主控 MAC 与 switch MAC 通过 RGMII 连接 ,所以硬件上需要交叉接,即 switch 端的 RGMII\_TXD[3:0]接到 RK 主控端的 MAC\_RXD[3:0],switch 端的 RGMII\_RXD[3:0]接到主控端的 MAC TXD[3:0].具体的硬件接法见下图。



Figure 17. RGMII Mode Interface Signal Diagram

### 10.4. General Purpose Interface

The RTL8367RB supports two extension interfaces. The interface function mux is summarized in Table 18 and Table 19. The Extension GMAC1 and Extension GMAC2 of the RTL8367RB support RGMII, MII MAC mode, or MII PHY mode via register configuration.

Table 18. RTL8367RB Extension Port 1 Pin Definitions

| Pin No. | Extension<br>Interface | Туре | RGMII     | RGMII MII MAC Mode |           |
|---------|------------------------|------|-----------|--------------------|-----------|
| 56      | E1_CRS                 | I    | -         | M1M_CRS            | -         |
| 57      | E1_DO3                 | 0    | RG1_TXD3  | M1M_TXD3           | M1P_RXD3  |
| 58      | E1_DO2                 | 0    | RG1_TXD2  | M1M_TXD2           | M1P_RXD2  |
| 59      | E1_DO1                 | 0    | RG1_TXD1  | M1M_TXD1           | M1P_RXD1  |
| 60      | E1_DO0                 | 0    | RG1_TXD0  | M1M_TXD0           | M1P_RXD0  |
| 61      | E1_DOEN                | 0    | RG1_TXCTL | M1M_TXEN           | M1P_RXDV  |
| 62      | E1_GCLK                | 0    | RG1_TXCLK | M1M_TXCLK          | M1P_RXCLK |
| 63      | E1_DICLK               | I    | RG1_RXCLK | M1M_RXCLK          | M1P_TXCLK |
| 64      | E1_DIDV                | I    | RG1_RXCTL | M1M_RXDV           | M1P_TXEN  |
| 65      | E1_DI0                 | I    | RG1_RXD0  | M1M_RXD0           | M1P_TXD0  |
| 66      | E1_DI1                 | I    | RG1_RXD1  | M1M_RXD1           | M1P_TXD1  |
| 67      | E1_DI2                 | I    | RG1_RXD2  | M1M_RXD2           | M1P_TXD2  |
| 68      | E1_DI3                 | I    | RG1_RXD3  | M1M_RXD3           | M1P_TXD3  |

Table 19. R L8367RB Extension Port 2 Pin Definitions

| Pin No. | Extension<br>Interface | Туре | RGMII MII MAC Mode |           | MII PHY Mode |
|---------|------------------------|------|--------------------|-----------|--------------|
| 40      | E2_CRS                 | I    |                    | M2M_CRS   |              |
| 41      | E2_DO3                 | 0    | RG2_TXD3           | M2M_TXD3  | M2P_RXD3     |
| 42      | E2_DO2                 | 0    | RG2_TXD2           | M2M_TXD2  | M2P_RXD2     |
| 43      | E2_DO1                 | 0    | RG2_TXD1           | M2M_TXD1  | M2P_RXD1     |
| 44      | E2_DO0                 | 0    | RG2_TXD0           | M2M_TXD0  | M2P_RXD0     |
| 45      | E2_DOEN                | 0    | RG2_TXCTL          | M2M_TXEN  | M2P_RXDV     |
| 46      | E2_GCLK                | 0    | RG2_TXCLK          | M2M_TXCLK | M2P_RXCLK    |
| 47      | E2_DICLK               | I    | RG2_RXCLK          | M2M_RXCLK | M2P_TXCLK    |
| 48      | E2_DIDV                | I    | RG2_RXCTL          | M2M_RXDV  | M2P_TXEN     |
| 49      | E2_DI0                 | I    | RG2_RXD0           | M2M_RXD0  | M2P_TXD0     |
| 50      | E2_DI1                 | I    | RG2_RXD1           | M2M_RXD1  | M2P_TXD1     |
| 51      | E2_DI2                 | I    | RG2_RXD2           | M2M_RXD2  | M2P_TXD2     |
| 52      | E2_DI3                 | I    | RG2_RXD3           | M2M_RXD3  | M2P_TXD3     |

硬件接好后,软件不需要做任何动作,通过网口连接到 pc 端,拔插网线,正常情况下在 pc 端都会显示网络已连接和网络断开的提示。如果没有的话,先检查硬件 configuration strapping pin 脚状态和接线方式是否正确。

见下图截图画红框选中项,未标选的依据 led 实际功能需求选择上下拉。

# 7.4. Configuration Strapping Pins

Table 8. Configuration Strapping Pins

| Pin Name            | Pin No. | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P4LED0 MOD/         | 73      | I/O <sub>PU</sub> | EEPROM Mode Selection. Pull Up: EEPROM 24Cxx Size greater than 16Kbits (24C32~24C256) Pull Down: EEPROM 24Cxx Size less than or equal to 16Kbit (24C02~24C16). Note: This pin must be kept floating, or pulled high or low via an external 4.7k ohm resistor upon power on or reset. When this pin is pulled low, the LED output polarity will be high active. When this pin is pulled high, the LED output polarity will change from high active to low active. See section 9.19 LED Indicators, page 39 for more details. |
| DIS_SPIS/<br>P4LED2 | 72      | I/Oprr            | SPI Slave Management Interface Selection. Pull Up: Disable SPI Slave Management Interface Pull Down: Enable SPI Slave Management Interface Note: This pin must be kept floating, or pulled high or low via an external 4.7k ohm resistor upon power on or reset. When this pin is pulled low, the LED output polarity will be high active. When this pin is pulled high, the LED output polarity will change from high active to low active. See section 9.19 LED Indicators, page 39 for more details.                     |
| RESERVED/<br>P3LED2 | 76      | I/O <sub>PU</sub> | Internal Use/Reserved.  Note: This pin must be kept floating, or pulled high via an external 4.7k ohm resistor upon power on or reset.  When pulled high, the LED output polarity will be low active. See section 9.19 LED Indicators, page 39 for more details.                                                                                                                                                                                                                                                            |
| RESERVED/<br>P3LED0 | 77      | I/O <sub>PU</sub> | Internal Use/Reserved.  Note: For normal operation, this pin must be pulled low via an external 4.7k ohm resistor upon power on or reset.  When pulled low, the LED output polarity will be high active. See section 9.19  LED Indicators, page 39 for more details.                                                                                                                                                                                                                                                        |

Ping82 是 PHY\_ADDR 选择, 上拉 4.7K phy\_id 定为 29, 下拉 4.7K phy\_id 0;注意软件中的设定要与硬件匹配,否则无法识别,目前提供的代码默认按上拉 4.7K 处理。后面软件部分说明。

| MID29/<br>P1LED0 | 82 | I/O <sub>PU</sub> | Pull Up: MII Management Interface PHY ID is 29 Pull Down: MII Management Interface PHY ID is 0 Note: This pin must be kept floating, or pulled high or low via an external 4.7k ohm resistor upon power on or reset.                   |
|------------------|----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |    |                   | When this pin is pulled low, the LED output polarity will be high active. When this pin is pulled high, the LED output polarity will change from high active to low active. See section 9.19 LED Indicators, page 43 for more details. |



| Pin Name            | Pin No. | Tuna              | Description                                                                                                                                             |
|---------------------|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 78      |                   | Description  Diala Fulcida 2005                                                                                                                         |
| DIS_8051/<br>P2LED2 | /8      |                   | Disable Embedded 8051.                                                                                                                                  |
| P2LED2              |         | _                 | Pull Up: Disable embedded 8051<br>Pull Down: Enable embedded 8051                                                                                       |
|                     |         |                   |                                                                                                                                                         |
|                     |         |                   | Note 1: The strapping pin DISAUTOLOAD and DIS_8051 are for power on or reset initial stage configuration. Refer to Table 9 Configuration Strapping Pins |
|                     |         |                   | (DISAUTOLOAD and DIS 8051), page 22 for details.                                                                                                        |
|                     |         |                   | Note 2: This pin must be kept floating, or pulled high or low via an external                                                                           |
|                     |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                               |
|                     |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                     |
|                     |         |                   | pin is pulled high, the LED output polarity will change from high active to low                                                                         |
|                     |         |                   | active. See section 9.19 LED Indicator, page 39 for more details.                                                                                       |
| DISAUTOLOAD/        | 79      | I/O <sub>PU</sub> | Disable EEPROM Autoload.                                                                                                                                |
| P2LED0              |         |                   | Pull Up: Disable EEPROM autoload                                                                                                                        |
|                     |         |                   | Pull Down: Enable EEPROM autoload                                                                                                                       |
|                     |         |                   | Note 1: The strapping pin DISAUTOLOAD and DIS_8051 are for power on or                                                                                  |
|                     |         |                   | reset initial stage configuration. Refer to Table 9 Configuration Strapping Pins                                                                        |
|                     |         |                   | (DISAUTOLOAD and DIS_8051), page 22 for details.  Note 2: This pin must be kept floating, or pulled high or low via an external                         |
|                     |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                               |
|                     |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                     |
|                     |         |                   | pin is pulled high, the LED output polarity will change from high active to low                                                                         |
|                     |         | _                 | active. See section 9.19 LED Indicators, page 39 for more details.                                                                                      |
| RESERVED/           | 81      | I/O <sub>PU</sub> | Internal Use/Reserved.                                                                                                                                  |
| P1LED2              |         |                   | Note: This pin must be kept floating, or pulled high via an external 4.7k ohm                                                                           |
|                     |         |                   | resistor upon power on or reset.                                                                                                                        |
|                     |         |                   | When pulled high, the LED output polarity will be low active. See section 9.19                                                                          |
| RESERVED/           | 82      | I/O <sub>PU</sub> | LED Indicators, page 39 for more details.  Internal Use/Reserved.                                                                                       |
| P1LED0              | 0.2     | 1/Opt             | Note: For normal operation, this pin must be pulled low via an external 4.7k ohm                                                                        |
| TILEDO              |         |                   | resistor upon power on or reset.                                                                                                                        |
|                     |         |                   | When pulled low, the LED output polarity will be high active. See section 9.19                                                                          |
|                     |         |                   | LED Indicators, page 39 for more details.                                                                                                               |
| EN PHY/             | 84      | I/O <sub>PU</sub> | Enable Embedded PHY.                                                                                                                                    |
| P0LED2              |         |                   | Pull Up: Enable embedded PHY                                                                                                                            |
|                     |         | _                 | Pull Down: Disable embedded PHY                                                                                                                         |
|                     |         |                   | Note: This pin must be kept floating, or pulled high or low via an external                                                                             |
|                     |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                               |
|                     |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                     |
|                     |         |                   | pin is pulled high, the LED output polarity will change from high active to low active. See section 9.19 LED Indicators, page 39 for more details.      |
| SMI SEL/            | 86      | I/Opr             | EEPROM SMI/MII Management Interface Selection.                                                                                                          |
| LED CK/             |         | 2010              | Pull Un: EEPROM SMI interface when DIS SPIS = 1                                                                                                         |
| P0LED0              |         |                   | Pull Down: MII Management interface when DIS_SPIS = 1                                                                                                   |
|                     |         |                   | Note: This pin must be kept floating, or pulled high or low via an external                                                                             |
|                     |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                               |
|                     |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                     |
|                     |         |                   | pin is pulled high, the LED output polarity will change from high active to low                                                                         |
|                     |         |                   | active. See section 9.19 LED Indicators, page 39 for more details.                                                                                      |

# ● RTL8363NB-VB-CG 硬件连接及 configuration strapping

RTL8363NB-VB-CG 所支持的总线模式有 RGMII/RMII 是 RK 平台所支持的,MII 平台没有接口支持。接 RGMII 总线时对应 switch 端的 RGMII\_TXD[3:0]接到 RK 主控端的 MAC\_RXD[3:0], switch 端的 RGMII\_RXD[3:0]接到主控端的 MAC\_TXD[3:0];



Figure 21. RGMII Mode Interface Signal Diagram

Table 18. RTL8363NB-VB Extension Port 1 Pin Definitions

| Pin No. | Туре     | RGMII     | (T)MII MAC<br>Mode | (T)MII PHY<br>Mode | RMII<br>Mode |
|---------|----------|-----------|--------------------|--------------------|--------------|
| 41      | $I_{PD}$ | -         | M1M_CRS            | -                  | -            |
| 42      | 0        | RG1_TXD3  | M1M_TXD3           | M1P_RXD3           | -            |
| 43      | 0        | RG1_TXD2  | M1M_TXD2           | M1P_RXD2           | -            |
| 44      | 0        | RG1_TXD1  | M1M_TXD1           | M1P_RXD1           | RM1M_TXD1    |
| 45      | 0        | RG1_TXD0  | M1M_TXD0           | M1P_RXD0           | RM1M_TXD0    |
| 46      | 0        | RG1_TXCTL | M1M_TXEN           | M1P_RXDV           | RM1M_TXEN    |
| 47      | I/O      | RG1_TXCLK | M1M_TXCLK          | M1P_RXCLK          | RM1M_CLK     |
| 48      | I/O      | RG1_RXCLK | M1M_RXCLK          | M1P_TXCLK          | -            |
| 49      | I        | RG1_RXCTL | M1M_RXDV           | M1P_TXEN           | RM1M_CRS_DV  |
| 50      | I        | RG1_RXD0  | M1M_RXD0           | M1P_TXD0           | RM1M_RXD0    |
| 51      | I        | RG1_RXD1  | M1M_RXD1           | M1P_TXD1           | RM1M_RXD1    |
| 52      | I        | RG1_RXD2  | M1M_RXD2           | M1P_TXD2           |              |
| 53      | I        | RG1_RXD3  | M1M_RXD3           | M1P_TXD3           | -            |

当接 RMII 总线时,跟平台端还是 MAC 与 MAC 的连接方式, switch 端的 RMII\_TXD[1:0] 接到 RK 主控端的 MAC\_RXD[1:0],switch 端的 RMII\_RXD[1:0]接到主控端的 MAC\_TXD[1:0]

#### **7.2.3. RMII** Pins

The Extension GMAC1 of the RTL8363NB-VB supports RMII interface connection with an external MAC or PHY device when register configuration is set to RMII mode interface. The RMII interface can be configured as RMII Clock Input mode or RMII Clock Output mode via register.

Table 6. Extension GMAC1 RMII Pins (RMII Clock Input Mode or RMII Clock Output Mode)

| Pin No. | Туре | RMII        | Description                                                                                                              |
|---------|------|-------------|--------------------------------------------------------------------------------------------------------------------------|
| 44      | 0    | RM1M_TXD1   | RMII 1 TXD1                                                                                                              |
| 45      | 0    | RM1M_TXD0   | RMII 1 TXD0                                                                                                              |
| 46      | 0    | RM1M_TXEN   | RMII 1 TXEN                                                                                                              |
| 47      | I/O  | RM1M_CLK    | RMII 1 Reference 50MHz Clock In RMII Clock Input Mode, this pin is Input. In RMII Clock Output Mode, this pin is Output. |
| 49      | I    | RM1M_CRS_DV | RMII 1 CRS_DV                                                                                                            |
| 50      | I    | RM1M_RXD0   | RMII 1 RXD0                                                                                                              |
| 51      | I    | RM1M_RXD1   | RMII 1 RXD1                                                                                                              |



Figure 24. Signal Diagram of RMII Mode (Clock Input Mode)

Note: The termination network on the transmitter (for example, a serial termination resistor) may be used for better signal integrity.



Figure 25. Signal Diagram of RMII Mode (Clock Output Mode)

### 7.4. Configuration Strapping Pins

Table 8. Configuration Strapping Pins

| Pin Name       | Pin No. | Туре              | Description                                                                                                                                        |  |  |  |  |
|----------------|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DISAUTOLOAD    | 66      |                   | Disable FEPROM Auto load                                                                                                                           |  |  |  |  |
| / P3LED0       |         | ľ                 | Pull Up: Disable EEPROM auto download upon power on or reset.  Pull Down: Enable EEPROM auto download upon power on or reset.                      |  |  |  |  |
|                |         | _                 | Pull Down: Enable EEPROM auto download upon power on or reset.                                                                                     |  |  |  |  |
|                |         |                   | Note: This pin must be kept floating, or pulled high or low via an external                                                                        |  |  |  |  |
|                |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                          |  |  |  |  |
|                |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                |  |  |  |  |
|                |         |                   | pin is pulled high, the LED output polarity will change from high active to low active. See section 9.17 LED Indicators, page 33 for more details. |  |  |  |  |
|                |         |                   | 11 0 1                                                                                                                                             |  |  |  |  |
| SMI_SEL_1/     | 68      | I/O <sub>PU</sub> |                                                                                                                                                    |  |  |  |  |
| P1LED2         | 72      | T/O               | SMI_SEL[1:0]:                                                                                                                                      |  |  |  |  |
| SMI_SEL_0      | 72      | I/O <sub>PU</sub> | oo. Shirte 253 120 1120                                                                                                                            |  |  |  |  |
|                |         |                   | 01: Slave MSB I2C mode                                                                                                                             |  |  |  |  |
|                |         |                   | 10: Slave MII Management MDC/MDIO                                                                                                                  |  |  |  |  |
|                |         |                   | 11: Realtek Slave I2C-like mode                                                                                                                    |  |  |  |  |
|                |         |                   | Note: These pins must be kept floating, or pulled high or low via an external 4.7k ohm resistor upon power on or reset.                            |  |  |  |  |
|                |         |                   | ohm resistor upon power on or reset.                                                                                                               |  |  |  |  |
|                |         |                   | When these pins are pulled high, the LED output polarity will change from high                                                                     |  |  |  |  |
|                |         |                   | active to low active. See section 9.17 LED Indicators, page 33 for more details.                                                                   |  |  |  |  |
| MID29 / P1LED0 | 69      | I/O <sub>PU</sub> | Select MID29.                                                                                                                                      |  |  |  |  |
|                |         |                   | Pull Up: Slave MII Management Interface PHY ID is 29                                                                                               |  |  |  |  |
|                |         |                   | Pull Down: Slave MII Management Interface PHY ID is 0                                                                                              |  |  |  |  |
|                |         |                   | Note: This pin must be kept floating, or pulled high or low via an external                                                                        |  |  |  |  |
|                |         |                   | 4.7k ohm resistor upon power on or reset.                                                                                                          |  |  |  |  |
|                |         |                   | When this pin is pulled low, the LED output polarity will be high active. When this                                                                |  |  |  |  |
|                |         |                   | pin is pulled high, the LED output polarity will change from high active to low                                                                    |  |  |  |  |
| EN PHY         | 71      | T/O               | active. See section 9.17 LED Indicators, page 33 for more details.                                                                                 |  |  |  |  |
| EN_FH1         | /1      | 1/Opt             | Enable Embedded PHY.                                                                                                                               |  |  |  |  |
|                |         | L                 | Pull Up: Enable embedded PHY upon power on or reset.                                                                                               |  |  |  |  |
|                |         |                   | Pull Down: Disable embedded PHY upon power on or reset.                                                                                            |  |  |  |  |
|                |         |                   | Note: This pin must be kept floating, or pulled high or low via an external                                                                        |  |  |  |  |
| 1              |         | l                 | 4.7k ohm resistor upon power on or reset.                                                                                                          |  |  |  |  |

# 二、软件配置

目前已经在 kernel3.10 和 kernel 4.4 的代码上调试了 RTL8367RB 和 RTL8363,其他相关的 switch 可以参考着两份代码做相应的修改,也可以按照以下内容一步步排查。

# 1、swtich 相关口线配置

1、8367RB 千兆网口配置 switch 不提供 125M mac\_clk, 所以需要 RK 主控提供输出 125M tx clock, 另外还有两个时钟:RK 主控端的 MAC\_TXCLK 和 MAC\_RXCLK, 这两个时钟也是 125M, 其中 MAC\_TXCLK 是 RK 主控端提供的时钟输出, MAC\_RXCLK 是 switch 提供的时钟输出。而对于8363 百兆配置的话,只需要一个 gmac\_clkin ,需要主控提供 50m 的时钟输出即可。以 RTL8367RB 为例:

```
diff --git a/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi b/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi
old mode 100755
index 9c06c466.9034326
--- a/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi
+++ b/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi
+++ b/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi
+++ b/arch/arm64/boot/dts/rockchip/rk3399-box.dtsi
00 -738.17 +738.19 00
6gmac {
    phy-supply = <&vcc_phy>;
    phy-mode = "rgmii";
    clock_in_out = 'output';
    snps,reset-gio = <&gpio3 15 GPIO_ACTIVE_LOW>;
    snps,reset-gio = <&gpio3 10 GPIO_ACTIVE_LOW>;
    snps,reset-delay-us = <0 10000 50000>;
    assigned-clocks = <&cru SCLK_NNII_SRC>;
    assigned-clocks = <&cru SCLK_NNII_SRC>;
    //assigned-clocks = <&cru SCLK_NNII_SRC>;
    //assigned-clocks = <&cru SCLK_NII_SRC>;
    //assigned-clocks = <&cru SCLK_NII_SRC>;
    assigned-clock-parents = <&clkin_gmac>;
    assigned-clock-parents = <&clkin_gmac>;
    assigned-clock-parents = <&clkin_gmac>;
    assigned-clock-rates = <12500000>;
    pinctrl-names = "default", "sleep";
    pinctrl-1 = <&rgmii_pins>;
    pinctrl-1 = <&rgmii_pins>;
    rx_delay = <0x11s;
    tx_delay = <0x1s;
    tx_delay = <0x1s;
    status = "okay";
};</pre>
```

另外需要将 <&cru PLL\_NPLL> CLK 由 600m 调整到 250M,保障输出的 NPLL GMII\_RXCLK,TXCLK能正常的输出 250M 的时钟。

RTL8363 可以参考《针对 RK 平台 KERNEL3.10 RTK8363NB 代码修改》自行查看。

2、需要确定 RTL8367RB 的复位管脚,以及复位延迟。按照 RTL 要求复位管脚低电平有效,然后拉高 延迟 1 到 2s 才会开始通过 MDIO/MDC 去读写寄存器。

#### 3.4. Boot up time

Switch need 1 second to finish booting (after power up or reset). After that, switch will be ready to be initialized and configured. If users try to configure switch before it finishes booting, the configuration may loss.

做完以上 1 和 2 之后,可以通过串口命令 cat /d/clk/clk\_summary 查看

其次用示波器量一下主控端的 TXCLK,RXCLK 是否输出 150M 正确的波形出来,确认复位信号正确的复位。

这里需要注意的是:通常情况下是先提供时钟 clk,然后再对 switch 进行复位。在 RK kernel4.4 的代码上默认设置是对的,但是 RK KERNEL3.10 的代码上需要修改下图,先给时钟再复位。

```
D:\...\针对RK平台KERNEL3.10 RTK8363NB 代码修改\代码比对\kernel_new\drivers\net\ethernet\rockchip\gmac\stmmac_main.c
2019/2/25 17:41:12 93,231 字节 C,C++,C#,ObjC 源代码 ▼ ANSI ▼ UNIX
         Description:
         This function is the open entry point of the driver.
        Return value:
        0 on success and an appropriate (-)ve integer as defined in errno.h
      * file on failure.
    static int stmmac_open(struct net_device *dev)
         struct stmmac_priv *priv = netdev_priv(dev);
         int ret;
         if ((priv->plat) && (priv->plat->bsp_priv)) {
   struct bsp_priv * bsp_priv = priv->plat->bsp_priv;
             if (bsp_priv) {
   if (bsp_priv->gmac_clk_enable) {
bsp_priv->gmac_clk_enable(true);
                  if (bsp_priv->phy_power_on) {
                      bsp_priv->phy_power_on(true);
         }
```

3、需要确认我们主控端网口 pin 脚的复用关系是否配置正确。

这里不做过多描述,具体可以查看《相关资料文档》里面的《如何确认 IO 复用问题.pdf》以及《Rockchip 平台以太网配置指南 v2.6.pdf》里面均有介绍。

# 2、确认 switch 的读写

1、确认完前面的第 1,2,3 之后,就可以开始调试 rtl8367rb 的 driver 了。由于 RTL switch 厂商提供的 driver 本身都是一些.c 和.h 文件,并没有 makefile 和 kconfig 所以这部分需要自己手动完成。目前我自己提供的针对 RTL8367RB 的 driver 见压缩包 rtl8367c.tgz, 将其解压到 drivers/net/ethernet/stmicro/stmmac/目录下。然后需要配置以下截图,使其可以正常编译。

```
diff --git a/arch/arm64/configs/rockchip_defconfig b/arch/arm64/configs/rockchip_defconfig index 876b26f..880ab5f 100644
--- a/arch/arm64/configs/rockchip_defconfig 
+++ b/arch/arm64/configs/rockchip_defconfig 
@@ -303,6 +303,7 @@ CONFIG_TUN=y 
# CONFIG_NET_VENDOR_SMSC is not set 
CONFIG_STMMAC_ETH=y 
# CONFIG_DWMAC_GENERIC is not set 
+-CONFIG_ETHNET_RTL8367C=y 
# CONFIG_NET_VENDOR_SUN is not set 
# CONFIG_NET_VENDOR_SYNOPSYS is not set 
# CONFIG_NET_VENDOR_SYNOPSYS is not set 
# CONFIG_NET_VENDOR_TEHUTI is not set
```

2、确认前面谈到的硬件接法 PIN82 是 PHY\_ADDR 选择,目前 switch 代码这块位于 drivers/net/ethernet/stmicro/stmmac/rtl8367c/smi.c 中的 MDC\_MDIO\_PHY\_ID,另外 switch 自己封装了一层读写接口,见黄色框,后面使用的是 RK 封装的读写接口,确认可以正常的读写。

```
/* MDC/MDIO porting */
/* define the PHY ID currently used */
#define MDC_MDIO_PHY_ID 29 /* PHY ID 0 or 29 */
extern int stmmac_mdio_read_switch(struct mii_bus *bus, int phyaddr, int phyreg);
extern int stmmac_mdio_write_switch(struct mii_bus *bus, int phyaddr, int phyreg,ul6 phydata);

/* MDC/MDIO, redefine/implement the following Macro */
//#define MDC_MDIO_WRITE(preamableLength, phyID, regID, data) rtl8761_mdio_write(phyID,regID, data)
//#define MDC_MDIO_READ(preamableLength, phyID, regID, pData) rtl8761_mdio_read(phyID,regID,pData)

#define MDC_MDIO_WRITE(preamableLength, phyID, regID, data) stmmac_mdio_write_switch(rtl8761_bus,phyID,regID,data);
#define MDC_MDIO_READ(preamableLength, phyID, regID, pData) pData=stmmac_mdio_read_switch(rtl8761_bus,phyID,regID);
```

3、确认好这些读写接口之后,需要将我们 sdk 中默认的 phy 的 MDC/MDIO 的操作接口关闭,否则会有影响,导致无法正确的拿到数据,这个比较重要,后面也会谈到。确认好这些之后,我们可以尝试一些接口,去读一下 0x1b03 的寄存器看能否拿到正确的数据,default 默认值为0x0432。

drivers/net/ethernet/stmicro/stmmac/stmmac\_main.c 里面 stmmac\_init\_phy 函数中打开rtk\_switch\_reg1b03()这个函数; ./drivers/net/ethernet/stmicro/stmmac/rtl8367c/rtk\_switch.c 中打开这个函数实体; 在./drivers/net/ethernet/stmicro/stmmac/rtl8367c/rtk switch.h 中打开这个声明。

打开这些函数,通过串口打印看能否读取到 0x0432,如果能正确的读取,则 MDC/MDIO 通讯没有问题。

目前 RTL8367RB 和 RTL8363 读取 1b03 的寄存器都是 0x0432, 其他 RTL switch 芯片请先和原厂确认,给一个默认寄存器和值,确认软件读写正确。另外,由于 mdc clk 在 phy/switch 这边有特定的时钟要求,一般要求 mdc clk 在 2.5m 以下,所以确认软件有打上《相关补丁资料验证》里面的 fix\_mdc\_clock\_2.5m.txt,不然无法读到正确的值。

# 3、确认 SWITCH ID.

完成前面 MDC/MDIO 的读写之后,按照 KERNEL 代码本身的框架结构,会去读取 PHY/SWITCH ID ,具体可以参看 driver/net/phy/phy\_device.c 里面 get\_phy\_device 的函数, 以 rtl 8367rb 为例,获取 SWITCH ID 的接口函数

ret = rtl8367c\_getAsicPHYReg(addr, MII\_PHYSID1, &phy\_reg); 获取 switch ID 的高 16 位 ret = rtl8367c\_getAsicPHYReg(addr, MII\_PHYSID2, &phy\_reg); 获取 switch ID 的低 16 位 通过串口可以打印 switch 的值。

pr\_err("lq@@@@@@@@@@@@@PHY addr[%d] get phy\_id[0x%x]\n", addr, \*phy\_id); 这里需要和 RTL SWITCH 厂商确认 switch 读取 ID 的接口,确认正确。

正确的情况 RTL8367RB 读到的是 0x001cc942,RTL8363 读到的是 0x001cc943。然后需要将这个值写入到 static struct phy\_driver genphy\_driver[] 这个结构体里面。

正常情况下,读取 PHY/SWITCH ID 都需要写入到 phy\_driver genphy\_driver[]这个结构体里面.phy\_id和.phy\_id\_mask,因为代码中拿到 id 之后会去和这个结构体里面进行比对,比对成功就可以拿到 eth0,可以通过 busybox ifconfig 查看到 eth0 的相关信息。

# 4、确认 RGMII/RMII 网口配置

1、确认完前面的内容之后,就配置千兆或者百兆网口正常的初始化动作。

开启RGMII 的流程如下,其中黄色部分可以根据需求改成enable。 1. rtk switch init 2. 调整RGMII DELAY: rtk\_api\_ret\_t rtk\_port\_rgmiiDelayExt\_set(rtk\_port\_t port, rtk\_data\_t txDelay, rtk\_data\_t rxDelay); 3. RGMII 设置: rtk\_port\_mac\_ability\_t mac\_cfg; rtk mode ext t mode: mode = MODE\_EXT\_RGMII; mac\_cfg.forcemode = MAC\_FORCE; mac\_cfg.speed = PORT\_SPEED\_1000M; mac\_cfg.duplex = FULL\_DUPLEX; mac\_cfg.link = PORT\_LINKUP; mac\_cfg.nway = DISABLED; mac\_cfg.txpause = DISABLED; mac\_cfg.rxpause = DISABLED; rtk\_port\_macForceLinkExt\_set(EXT\_PORT0, mode,&mac\_cfg); rtk\_port\_phyEnableAll\_set(ENABLE); 关于RGMII delay 要注意,最好的方式是switch 和cpu 都打开tx detay,如果cpu 没打开tx delay,那么在switch测要调试RX delay。 调整RGMII delav的方法如下: CALL 如下的API, (txDelay(范围0~1), rxDelay(范围0~7)) txDelay = 1,调试。如果固定了,再调RX。 如果EXT port 没有RX到packet ,rxDelay这边也就是从0~7一个一个的试。如果能收到packet就OK了。 那么初始化的时候就把这个API call一下。txDelay和rxDelay就是以上调出来的值。 API: rtk\_api\_ret\_t rtk\_port\_rgmiiDelayExt\_set(rtk\_port\_t port, rtk\_data\_t txDelay, rtk\_data\_t rxDelay)

这部分代码在 drivers/net/phy/phy\_device.c 里面拿到 switch ID 之后,就会去调用 rtl8367rb init 这个函数,这个函数里面需要怎么写,需要和 SWITCH 原厂确认接口正确。

确认完这些接口之后,可以通过 busybox ifconfig eth0 down 或者 busybox ifconfig eth0 up 查看 link 状态,确认是否有报告出错。Switch 端 也可以通过寄存器值的状态变化,确认前面的初始 化函数是否正确(可以咨询 switch 原厂)。以 rtl8367rb 为例,在 link 的时候会打印如下错误信息,或者 ioctrl 0x8914 failed 等错误信息。前者错误信息一般情况 clk tree 以及 switch 初始化相关,检查那几个 clk 以及 switch 初始化函数。后者多半和复位以及 clk 相关,多半是先复位再送时钟导致。

```
struct phy device *get phy device(struct mii bus *bus, int addr, bool is c45)
                                                                                         int rtl8367rb init(void)
        struct phy c45 device ids c45 ids = \{\theta\};
                                                                                                  int ret = -1;
        u32 phy id = 0;
                                                                                                  rtk port mac_ability_t abi;
memset(&abi, θ, sizeof(rtk_port_mac_ability_t));
        //added by liging
                                                                                                  abi.forcemode = MAC FORCE;
                                                                                                  abi.speed = PORT SPEED 1000M;
                                                                                                  abi.duplex = FULL_DUPLEX;
#if 0
                                                                                                  abi.link = PORT LINKUP;
        r = get phy id(bus, addr, &phy id, is c45, &c45 ids);
                                                                                                  abi.nway = DISABLED;
                                                                                                  abi.txpause = 1;
                 return ERR PTR(r);
                                                                                                  abi.rxpause = 1;
                                                                                                  //add by liging 2019-01-08
        /* If the phy_id is mostly Fs, there is no device there */ if ((phy_id & \theta x)fffffff) == \theta x1fffffff)
                                                                                                  rtk switch init();
                 return NULL;
                                                                                                  ret = rtk port macForceLinkExt set(EXT PORTO, MODE EXT RGMII, &abi);
#endif
                                                                                                  if (ret < θ)
                                                                                                          pr err("lg rtk port macForceLinkExt set failed(n");
        rtl8761 bus = bus;
                                                                                                          return ret;
        if(addr != 0)
                                   ///only read θ
                 return NULL;
        r = rtk8367rb getphy id(bus, addr, &phy_id, is_c45, &c45_ids);
                                                                                                  ret=rtk port phyEnableAll set(1);
                                                                                                  if (ret < θ)
        if (r)
                 return ERR PTR(r);
                                                                                                          pr err("lq rtk port phyEnableAll set\n");
                                                                                                          return ret;
        /* If the phy id is mostly Fs, there is no device there */ if ((phy_id & 0x1fffffff) == 0x1fffffff)
                 return NULL;
                                                                                                  ret = rtk port rgmiiDelayExt set(EXT PORTO, 1, 1);
                                                                                                  if (ret < θ)
        if ((phy id & 0xffff) == 0xffff)
                                                                                                          pr_err("lq rtk_port_rgmiiDelayExt_set_failed\n");
                                                                                                          return ret;
                 return NULL;
    if (phy id == \theta x \theta)
                                                                                                  //msleep(2000);
                                                                                                  printk("liging debug %s\n", func );
                 return NULL;
                                                                                                  //phy create sysfs(phydev);
  rtl8367rb init();
        return phy device create(bus, addr, phy id, is c45, &c45 ids);
                                                                                                  return 0;
EXPORT SYMBOL(get phy device);
```

# 三、软件调试问题排查

### 问题点 1 MDIO/MDC 出现问题

用逻辑分析仪录的 mdc/mdio 数据异常,一个 clock 里有好几笔数据



正常 mdc/mdio 波形应该如下:

#### **RK3399 TRM**

| 0000       | 60-100 MHz  | pclk gmac/42  |  |
|------------|-------------|---------------|--|
| 0001       | 100-150 MHz | pclk_gmac/62  |  |
| 0010       | 20-35 MHz   | pclk gmac/16  |  |
| 0011       | 35-60 MHz   | pclk_gmac/26  |  |
| 0100       | 150-250 MHz | pclk_gmac/102 |  |
| 0101       | 250-300 MHz | pclk_gmac/124 |  |
| 0110, 0111 | Reserved    |               |  |

The MDC is the derivative of the application clock pclk\_gmac. The management operation is performed through the gmii\_mdi\_i, gmii\_mdo\_o and gmii\_mdo\_o\_e signals. A three-state buffer is implemented in the PAD.

The frame structure on the MDIO line is shown below.

| DLE PREAMBLE STAR | OPCODE | PHY | REG<br>ADDR | TA | DATA | IDLE |
|-------------------|--------|-----|-------------|----|------|------|
|-------------------|--------|-----|-------------|----|------|------|

Fig. 15-9 MDIO frame structure

IDLE: The mdio line is three-state; there is no clock on gmii\_mdc\_o

PREAMBLE: 32 continuous bits of value 1 START: Start-of-frame is 2'b01

OPCODE: 2'b10 for read and 2'b01 for write
PHY ADDR: 5-bit address select for one of 32 PHYs
REG ADDR: Register address in the selected PHY

TA: Turnaround is 2'bZ0 for read and 2'b10 for Write

DATA: Any 16-bit value. In a write operation, the GMAC drives mdio; in a read

operation, PHY drives it.

#### 15.3.5 Power Management Block







后经过查明是因为初始化时有 phy 寄存操作导致,对于 switch 而言需要干净寄存器操作,我们做如下修改,把原本寄存操作直接返回,会对 switch 专门提供寄存器操作函数:

```
int mdiobus_read(struct mii_bus *bus, int addr, u32 regnum)
{
    int retval;

    return 0;

    BUG_ON(in_interrupt());

    mutex_lock(&bus->mdio_lock);
    retval = bus->read(bus, addr, regnum);
    mutex_unlock(&bus->mdio_lock);

    return retval;
}
EXPORT_SYMBOL(mdiobus_read);

/**
/drivers/net/phy/mdio_bus.c.
```

```
int mdiobus_write(struct mii_bus *bus, int addr, u32 regnum, u16 val)
{
    int err;
    return 0;
    BUG_ON(in_interrupt());
    mutex_lock(&bus->mdio_lock);
    err = bus->write(bus, addr, regnum, val);
    mutex_unlock(&bus->mdio_lock);
    return err;
}
EXPORT_SYMBOL(mdiobus_write);
```

增加单独接口,其实这个呼叫以前接口就可以了,只是调试时候改成这样了。

### 问题点2

量不到 125M clock, 请确认主控 clock tree 有设置起来,正常如下 Cat /d/clk/clk\_summary

|                     |     |     | Company of the table of the fact for the |     |
|---------------------|-----|-----|------------------------------------------|-----|
| p11_np11            | 1   | 1   | 250000000                                | 0 0 |
| npll                | 1   | 1   | 250000000                                | 0 0 |
| clk_isp1            | 0   | 0   | 125000000                                | 0 0 |
|                     | 9   | 0   |                                          | 270 |
| clk_isp0            | 0   | 0   | 125000000                                | 0 0 |
| clk_pcie_core_cru   | 0   | 0   | 31250000                                 | 0 0 |
| clk_pciephy_ref100m | 0   | 0   | 25000000                                 | 0 0 |
| np11_cs             | 0   | 0   | 250000000                                | 0 0 |
|                     | O O | U   |                                          |     |
| npll_aclk_cci_src   | 0   | 0   | 250000000                                | 0 0 |
| clk_gmac            | 3   | 3   | 125000000                                | 0 0 |
| clk_rmii_src        | 4   | 4   | 125000000                                | 0 0 |
| clk_rmii_tx         | 2   | 2   | 125000000                                | 0 0 |
| clk_rmii_rx         | 1   | 1   | 125000000                                | 0 0 |
| clk_mac_ref         | 1   | 1   | 125000000                                | 0 0 |
| clk_mac_refout      | 1   | 1   | 125000000                                | 0 0 |
| -1111               | 4   | - 4 | 200000000                                | 0.0 |

正常的话会出来这样的波形:



### 问题点3

千兆或者百兆 switch 经常会出现 busybox ifconfig eth0 RX 无包,TX 有数据包的情况。通常的排除方法有以下几种:

#### 1、针对千兆网口的排查:

A. 由于千兆网口对 RX delay 和 TX delay 有特定的要求,我们 RK 也会去设置 RX delay 和 TX delay,通常情况下,现将我们 RX delay 和 TX delay 都设置成 0,由 switch 端的 RX/TX delay 去控制,switch 一般时序在 2ns 以内可正常锁存数据。调整 RGMII delay 的方法如下:

B.如果调整 switch 的 RX delay 和 Tx delay 仍然没有效果,检查一下 RK 端的配置,通常千兆网口配置,RK 和 switch 都要设置固定成千兆;如果是百兆网口配置,RK 和 swich 都要设置固定成百兆,不可协商,将 RK 端这边后面读取 phy 的寄存器拿取状态都强行固定。例如:

phydev->duplex = DUPLEX\_FULL; phydev->speed = SPEED\_1000;

C.如果前面两者都做了仍然那不到 RX 的数据的话,只能检查一下 PC 和 盒子两边双方向 ping 包,用示波器去检查一下我们主控端的(RX/TX)发和收,以及 switch 端的(RX/TX)发和收.以及对应的 RXCLK 和 TXCLK 等。我们 RK 这边通常可以通过 busybox ifconfig 里面 eth0 里面的 RX package 就是我们拿到的包,TX package 就是我们发出的包,同样 switch 也有一

些调试方法可以确认他们拿到的包和发出的包,后面会有介绍。

D. 以上方式如果仍然不行的话,需要打上 GMAC tx rx delay 动态调整补丁 V2.0 回环测试补丁 ,设置 switch 为回环模式(以 rtl8367rb 为例需要设置回环的寄存器: register0 bit[14] 置 1,其他的需要咨询 rtl 原厂获得)

此补丁只做测试验证主控和 switch 之间的通讯状态,以及 switch 经过变压器到网口整个链路状态,此补丁只做测试验证问题,并不代表一定要打上做功能。补丁包里面也有说明。

回环测试是 RGMII, 原理如下:

从mib来看, switch内部并没有丢包。

以第2次dump的信息来看:

· 67RB RGMII口收到7474笔封包,后转到UTP port0,通过loopback回到67RB RGMII TX还是7474笔封包。

需要确认一下RK端TX多少笔封包,且最终RX到多少笔封包。若RK端也收到7474笔封包的话,证明67RB→RK3399 RGMII方向是ok的。(理论上,若loopback设置RK端能收到包的话,ping包同样也能抓到包)

从mib信息来看RK RGMII TX方向有少量丢包(66笔),这部分需从delay设置以及RGMII Timing星测看是否符合67RB RX的要求



建议优先调RK3399和67RB的TX Delay (67RB TX delay:0x1307设置0x0008)。

#### 2、百兆网口的排查:

A 同样需要确认 RK 和 switch 都要设置固定成百兆不可协商,将 RK 端这边后面读取 phy 的寄存器拿取状态都强行固定。例如:

phydev->duplex = DUPLEX\_FULL; phydev->speed = SPEED\_1000;

B 同样需要确认前面 千兆网口的排查第 C 步和第 D 步。

### 问题点4

Switch 调试过程的一些命令方法:

1、通过 mdc/mdio 读写 switch 相关寄存器方法

比方查看寄存器 0x1305 寄存器的值

echo 0x1305 > ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_reg

cat ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_regValue

会打印: cat phy reg 0x1305 = 0xc010

如果想设置寄存器 0x1305 寄存器的值为 0x0010

echo 0x1305 > ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_reg echo 0x0010 > ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_regValue

2、SDK 默认调试 eth0 命令的方法

设置盒子端 IP

busybox ifconfig eth0 192.168.1.3

eth 口抓包命令

tcpdump -i eth0 -s 0 -w /data/snf.pcap 抓取网络包,然后通过 wireshark 去打开查看

3、Switch 通过抓取 MIB 信息的一些方法

清除 MIB 统计:

echo 1 > ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_Rst 查看 MIB 信息:

一般分为两块:一个是查看主控和 switch 端(RGMII),另外一个就是 switch 和网口端 (VLAN),从 switch 的规格书中可以确认,自己的硬件是接的那个 portX(1,2),比如以 8367rb 为例:

The RTL8367RB supports two extension interfaces. The interface function mux is summarized in Table 18 and Table 19. The Extension GMAC1 and Extension GMAC2 of the RTL8367RB support RGMII, MII MAC mode, or MII PHY mode via register configuration.

Table 18. RTL8367RB Extension Port 1 Pin Definitions

| Pin No. | Extension<br>Interface | Туре | RGMII     | MII MAC Mode | MII PHY Mode |
|---------|------------------------|------|-----------|--------------|--------------|
| 56      | E1_CRS                 | I    | -         | M1M_CRS      | -            |
| 57      | E1_DO3                 | 0    | RG1_TXD3  | M1M_TXD3     | M1P_RXD3     |
| 58      | E1_DO2                 | 0    | RG1_TXD2  | M1M_TXD2     | M1P_RXD2     |
| 59      | E1_DO1                 | 0    | RG1_TXD1  | M1M_TXD1     | M1P_RXD1     |
| 60      | E1_DO0                 | 0    | RG1_TXD0  | M1M_TXD0     | M1P_RXD0     |
| 61      | E1_DOEN                | 0    | RG1_TXCTL | M1M_TXEN     | M1P_RXDV     |
| 62      | E1_GCLK                | 0    | RG1_TXCLK | M1M_TXCLK    | M1P_RXCLK    |
| 63      | E1_DICLK               | I    | RG1_RXCLK | M1M_RXCLK    | M1P_TXCLK    |
| 64      | E1_DIDV                | I    | RG1_RXCTL | M1M_RXDV     | M1P_TXEN     |
| 65      | E1_DI0                 | I    | RG1_RXD0  | M1M_RXD0     | M1P_TXD0     |
| 66      | E1_DI1                 | I    | RG1_RXD1  | M1M_RXD1     | M1P_TXD1     |
| 67      | E1_DI2                 | I    | RG1_RXD2  | M1M_RXD2     | M1P_TXD2     |
| 68      | E1_DI3                 | I    | RG1_RXD3  | M1M_RXD3     | M1P_TXD3     |
|         |                        |      |           |              | •            |

有两个口分别对应的 EXT\_PORT 和 UTP\_PORT,分别打印出 mib 信息。代码在 phy\_device.c 里面可以自行查看。对应的命令:

echo 1 > ./sys/devices/platform/fe300000.ethernet/mdio\_bus/stmmac-0/stmmac-0:00/rtl\_phy\_Mib

realtek mib 这边主要看下面统计,如果看不懂,可以发给 rtl 原厂确认

EXT\_PORT0 是 switch MAC 端统计 , UTP\_PORT0 代表 phy 物理接口统计 :

[ 5976.088116] port 0: ifinBroadcastPkts [60]: 7906358 [ 5976.150769] port 16: ifOutBroadcastPkts [32]: 7906358

ifInBroadcastPkts 代表输入广播包多少笔,ifOutBroadcastPkts 代表输出广播包多少笔

另外 rtl 还有很多相关接口,具体使用方法还是需要咨询 rtl switch 厂商获得更多相关信息,RK 这边只负责配合跑通芯片,SWITCH API 由 rtl 提供技术支持。

#### 附件中:

针对 RK 平台 KERNEL4.4 RTK8367RB 代码修改 ---针对 RK KERNEL4.4 的代码修改开发针对 RK 平台 KERNEL3.10 RTK8363NB 代码修改---针对 RK KERNEL3.10 的代码修改开发相关资料文档:

Realtek\_Unmanaged\_Switch\_API\_Document.pdf --- rtl8367rb switch 厂商提供的相关文档

Realtek\_Unmanaged\_Switch\_ProgrammingGuide.pdf--- rtl8367rb switch 厂商提供的相关文档

Realtek\_Unmanaged\_Switch\_ReleaseNote.pdf --- rtl8367rb switch 厂商提供的相关文档 RTL8367RB-CG\_DataSheet\_1.2.pdf --- rtl8367rb switch 厂商提供的 datasheet Rockchip 平台以太网配置指南 v2.6.pdf --- RK 平台以太网开发文档 如何确认 IO 复用问题.pdf --- RK 平台确认 io 复用关系相关文档。

### 相关补丁资料验证:

fix\_mdc\_clock\_2.5M.txt ---确认 PHY/SWITCH MDC CLK 输出 2.5M clk。(补丁包里面已经打上,其他 SWITCH 请自行确认是否有打)

GMAC tx rx delay 动态调整补丁 V2.0 ---验证 RK 回环测试补丁包(仅供验证问题排查需要,正式补丁不需要)